

DATA SHEET 📩

# **MB1507** SERIAL INPUT PLL FREQUENCY SYNTHESIZER

#### SERIAL INPUT PLL FREQUENCY SYNTHESIZER WITH 2.0GH<sub>Z</sub> PRESCALER

The Fujitsu MB1507 is a single chip serial input PLL frequency synthesizer designed for Broadcast Satelite tuner and cellular telephone applications.

It contains a 2.0  $GH_Z$  dual modulus prescaler which enables pulse swallow function, and an analog switch to speed up lock up time.

It operates supply voltage of 5.0V typ. and dissipates 18mA typ. of current realized through the use of Fujitsu's unique U-ESBIC Bi-CMOS technology.

- High operating frequency: f<sub>IN MAX</sub>=2.0GH<sub>Z</sub> (P<sub>IN MIN</sub>=-4dBm)
- Pulse swallow function: 128/129 or 256/257
- Low supply current: I<sub>CC</sub>=18mA typ.
- Serial input 19-bit programmable divider consisting of:
  Binary 8-bit swallow counter: 0 to 255
  - Binary 11-bit programmable counter: 16 to 2047
- Serial input 15-bit programmable reference divider consisting of:
  Binary 14-bit programmable reference counter: 8 to 16383
  - 1-bit switch counter (SW) Sets divide ratio of prescaler
- On-chip analog switch achieves fast lock up time
- 2types of phase detector output
  - On-chip charge pump (Bipolar type)
  - Output for external charge pump
- Wide operating temperature: -40°C to +85°C
- 16-pin Plastic Flat Package (Suffix: –PF)

#### **ABSOLUTE MAXIMUM RATINGS (see NOTE)**

| Rating               | Symbol           | Value                        | Unit |
|----------------------|------------------|------------------------------|------|
| Power Supply Veltage | V <sub>CC</sub>  | -0.5 to +7.0                 | V    |
| Fower Supply voltage | V <sub>P</sub>   | V <sub>CC</sub> to 10.0      | V    |
| Output Voltage       | V <sub>OUT</sub> | –0.5 to V <sub>CC</sub> +0.5 | V    |
| Open-drain Voltage   | V <sub>OOP</sub> | -0.5 to 8.0                  | V    |
| Output Current       | I <sub>OUT</sub> | +10                          | mA   |
| Storage Temperature  | T <sub>STG</sub> | -55 to +125                  | °C   |

**NOTE:** Permanent device damage may occur if the above **Absolute Maximum Ratings** are exceeded. Functional operation should be restricted to the conditions as detailed in the operational sections of this data sheet. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

This device contains circuitry to protect the inputs against damage due to high static voltages or electric fields. However, it is advised that normal precautions be taken to avoid application of any voltage higher than maximum rated voltages to this high impedance circuit.







### **PIN DESCRIPTION**

| Pin No.  | Pin Name                                | I/O    | Description                                                                                                                                                                                                                                                                                                                                |
|----------|-----------------------------------------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1<br>2   | OSC <sub>IN</sub><br>OSC <sub>OUT</sub> | I<br>O | Oscillator input.<br>Oscillator output.<br>A crystal is placed between OSC <sub>IN</sub> and OSC <sub>OUT</sub> .                                                                                                                                                                                                                          |
| 3        | V <sub>P</sub>                          | _      | Power supply input for charge pump and analog switch.                                                                                                                                                                                                                                                                                      |
| 4        | V <sub>CC</sub>                         | -      | Power supply voltage input.                                                                                                                                                                                                                                                                                                                |
| 5        | D <sub>O</sub>                          | 0      | Charge pump output.<br>The characteristics of charge pump is reversed depending upon FC input.                                                                                                                                                                                                                                             |
| 6        | GND                                     | -      | Ground.                                                                                                                                                                                                                                                                                                                                    |
| 7        | LD                                      | 0      | Phase comparator output.<br>Normally the output level is high level. While the phase difference of f <sub>r</sub> and f <sub>p</sub> exists, the output be-<br>comes low level.                                                                                                                                                            |
| 8        | f <sub>IN</sub>                         | I      | Prescaler input.<br>The connection with VCO should be AC connection.                                                                                                                                                                                                                                                                       |
| 9        | Clock                                   | I      | Clock input for 20-bit shift register and 16-bit shift register.<br>On rising edge of the clock shifts one bit of data into the shift registers.                                                                                                                                                                                           |
| 10       | Data                                    | I      | Binary serial data input.<br>The last bit of the data is a control bit which specified destination of shift registers. When this bit is<br>high level and LE is high level, the data stored in shift register is transferred to 15-bit latch. When<br>this bit is low level and LE is high level, the data is transferred to 19-bit latch. |
| 11       | LE                                      | I      | Load enable input (with pull up resistor).<br>When LE is high or open, the data stored in shift register is transferred into latch depending upon the<br>control bit. At the time, internal charge pump output to be connected to BISW pin because internal<br>analog switch becomes ON state.                                             |
| 12       | FC                                      | I      | Phase select input of phase comparator (with pull up resistor).<br>When FC is low level, the characteristics of charge pump, phase comparator is reversed.<br>FC pin input signal controls $f_{out}$ pin (test pin) output level, $f_r$ or $f_p$ .                                                                                         |
| 13       | BISW                                    | 0      | Analog switch output.<br>Usually BISW pin is set high-impedance state. When internal analog switch is ON (LE pin is high<br>level), this pin outputs internal charge pump output.                                                                                                                                                          |
| 14       | fout                                    | 0      | Monitor pin of phase comparator input.<br>$f_{out}$ pin outputs programmable reference divider output ( $f_r$ ) or programmable divider output ( $f_p$ ) de-<br>pending upon FC pin input level.<br>FC=H: It is the same as $f_r$ output level.<br>FC=L: It is the same as $f_p$ output level.                                             |
| 15<br>16 | ØP<br>ØR                                | 0<br>0 | Outputs for external charge pump.<br>The characteristics are reversed according to FC input.<br>ØP pin is N-channel open drain output.                                                                                                                                                                                                     |

### FUNCTIONAL DESCRIPTIONS

#### SERIAL DATA INPUT

Serial data input is achieved by three inputs, such as Data pin, Clock pin and LE pin. Serial data input controls 15-bit programmable reference divider and 19-bit programmable divider, respectively.

Binary serial data is input to Data pin.

On rising edge of clock shifts one bit of serial data into the internal shift registers and when load enable pin is high level or open, stored data is transferred into latch depending upon the control bit.

Control data "H" data is transferred into 15-bit latch.

Control data "L" data is transferred into 19-bit latch.

#### THE DIVIDE RATIO SETTING

f<sub>VCO</sub>=[(MxN)+A]xf<sub>OSC</sub>÷R

f<sub>VCO</sub>: Output frequency of external voltage controlled oscillator (VCO)

M: Preset modulus of external dual modulus prescaler (128 or 256)

N: Preset divide ratio of binary 11-bit programmable counter (16 to 2047)

Preset divide ratio of binary 8-bit swallow counter (0≤A≤255, A<N) A:

f<sub>OSC</sub>: Output frequency of the external reference frequency oscillator

R: Preset divide ratio of binary 14-bit programmable reference counter (8 to 16383)

#### PROGRAMMABLE REFERENCE DIVIDER

Programmable reference divider consists of 16-bit shift register, 15-bit latch and 14-bit reference counter. Serial 16-bit data format is shown below.

|   | Control bit Divide ratio of prescaler setting bit —<br>LSB MSB — |        |        |        |        |        |        | <b>_</b> |        |         |         |         |         |         |        |
|---|------------------------------------------------------------------|--------|--------|--------|--------|--------|--------|----------|--------|---------|---------|---------|---------|---------|--------|
| С | S<br>1                                                           | S<br>2 | S<br>3 | S<br>4 | S<br>5 | S<br>6 | S<br>7 | S<br>8   | S<br>9 | S<br>10 | S<br>11 | S<br>12 | S<br>13 | S<br>14 | S<br>W |
|   | Divide ratio of programmable reference counter setting bit       |        |        |        |        |        |        |          |        |         |         |         |         |         |        |

#### 14-BIT PROGRAMMABLE REFERENCE COUNTER DIVIDE RATIO

| Divide<br>Ratio<br>R | S<br>14 | S<br>13 | S<br>12 | S<br>11 | S<br>10 | S<br>9 | S<br>8 | S<br>7 | S<br>6 | S<br>5 | S<br>4 | S<br>3 | S<br>2 | S<br>1 |
|----------------------|---------|---------|---------|---------|---------|--------|--------|--------|--------|--------|--------|--------|--------|--------|
| 8                    | 0       | 0       | 0       | 0       | 0       | 0      | 0      | 0      | 0      | 0      | 1      | 0      | 0      | 0      |
| 9                    | 0       | 0       | 0       | 0       | 0       | 0      | 0      | 0      | 0      | 0      | 1      | 0      | 0      | 1      |
| •                    | •       | •       | •       | •       | •       | •      | •      | •      | •      | •      | •      | •      | •      | •      |
| 16383                | 1       | 1       | 1       | 1       | 1       | 1      | 1      | 1      | 1      | 1      | 1      | 1      | 1      | 1      |

NOTES: Divide ratio less than 8 is prohibited.

Divide ratio: 8 to 16383 SW: This bit selects divide ratio of prescaler.

SW=H : 128/129 SW=L : 256/257

S1 to S14: These bits select divide ratio of programmable reference divider.

C: Control bit (sets as high level). Data is input from MSB side.

#### **PROGRAMMABLE DIVIDER**

Programmable divider consists of 20-bit shift register, 19-bit latch, 8-bit swallow counter and 11-bit programmable counter. Serial 20-bit data format is shown below.



#### **8-BIT SWALLOW COUNTER DIVIDE RATIO**

| Divide<br>Ratio<br>A | S<br>8 | S<br>7 | S<br>6 | S<br>5 | S<br>4 | S<br>3 | S<br>2 | S<br>1 |
|----------------------|--------|--------|--------|--------|--------|--------|--------|--------|
| 0                    | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      |
| 1                    | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 1      |
| •                    | •      | ٠      | •      | ٠      | ٠      | ٠      | ٠      | •      |
| 255                  | 1      | 1      | 1      | 1      | 1      | 1      | 1      | 1      |

NOTE: Divide ratio: 0 to 255

#### **11-BIT PROGRAMMABLE COUNTER DIVIDE RATIO**

| Divide<br>Ratio<br>N | S<br>19 | S<br>18 | S<br>17 | S<br>16 | S<br>15 | S<br>14 | S<br>13 | S<br>12 | S<br>11 | S<br>10 | S<br>9 |
|----------------------|---------|---------|---------|---------|---------|---------|---------|---------|---------|---------|--------|
| 16                   | 0       | 0       | 0       | 0       | 0       | 0       | 1       | 0       | 0       | 0       | 0      |
| 17                   | 0       | 0       | 0       | 0       | 0       | 0       | 1       | 0       | 0       | 0       | 1      |
| •                    | •       | ٠       | •       | ٠       | ٠       | ٠       | ٠       | •       | •       | •       | ٠      |
| 2047                 | 1       | 1       | 1       | 1       | 1       | 1       | 1       | 1       | 1       | 1       | 1      |

NOTES: Divide ratio less than 16 is prohibited. Divide ratio: 16 to 2047 S1 to S8: Swallow counter divide ratio setting bit. (0 to 255) S9 to S19: Programmable counter divide ratio setting bit. (16 to 2047) C: Control bit (sets to low level). Data is input from MSB side.

#### MB1507



**NOTES:** Parenthesis data is used for setting divide ratio of programmable reference divider. On rising edge of clock shifts one bit of data into the shift register.

#### PHASE CHARACTERISTICS

FC pin is provided to change phase polarity of phase comparator. Characteristics of internal charge pump output level (D<sub>O</sub>), phase comparator output level ( $\emptyset$ R,  $\emptyset$ P) are reversed depending upon FC pin input level. Also, monitor pin (f<sub>out</sub>) output level of phase comparator is controlled by FC pin input level.

|                                                                                                                                              |                | FC=H | or ope | en                | FC=L           |    |    |                   |
|----------------------------------------------------------------------------------------------------------------------------------------------|----------------|------|--------|-------------------|----------------|----|----|-------------------|
|                                                                                                                                              | D <sub>O</sub> | ØR   | ØP     | f <sub>out</sub>  | D <sub>O</sub> | ØR | ØP | f <sub>out</sub>  |
| f <sub>r</sub> >f <sub>p</sub>                                                                                                               | Н              | L    | L      | (f <sub>r</sub> ) | L              | Н  | Z  | (f <sub>p</sub> ) |
| f <sub>r</sub> =f <sub>p</sub>                                                                                                               | Z              | L    | Z      | (f <sub>r</sub> ) | Z              | L  | Z  | (f <sub>p</sub> ) |
| f <sub>r</sub> <fp< td=""><td>L</td><td>н</td><td>Z</td><td>(f<sub>r</sub>)</td><td>н</td><td>L</td><td>L</td><td>(f<sub>p</sub>)</td></fp<> | L              | н    | Z      | (f <sub>r</sub> ) | н              | L  | L  | (f <sub>p</sub> ) |

**Note:** Z=(High impedance)

Depending upon VCO polarity, FC pin should be set accordingly: When VCO polarity are like (1), FC should be set High or open circuit; When VCO polarity are like (2), FC should be set Low.

#### VCO POLARITY



#### PHASE DETECTOR OUTPUT WAVEFORM (FC=High)



**NOTES:** Phase difference detection range:  $-2\pi$  to  $+2\pi$ Spike appearance depends on charge pump characteristics. Also, the spike is output in order to diminish dead band. When f<sub>r</sub>>f<sub>p</sub> or f<sub>r</sub><f<sub>p</sub>, spike might not appear depending upon charge pump characteristics.

#### **ANALOG SWITCH**

ON/OFF of analog switch is controlled by LE input signal. When the analog switch is ON, internal charge pump output (D<sub>O</sub>) is connected to BISW pin. When the analog switch is OFF, BI-SW pin is set to high-impedance state.

| LE                                                 | Analog Switch |
|----------------------------------------------------|---------------|
| H(Changing the divide ratio of internal prescaler) | ON            |
| L(Normal operating mode)                           | OFF           |

When an analog switch is inserted between LP1 and LP2, faster lock up time is achieved to reduce LPF time constant during PLL channel switching.



### **RECOMMENDED OPERATING CONDITIONS**

| Parameter             | Symbol          |                 |     | Unit            |      |  |
|-----------------------|-----------------|-----------------|-----|-----------------|------|--|
| rarameter             | Symbol          | Min             | Тур | Max             | Chit |  |
| Power Supply Veltage  | V <sub>CC</sub> | 4.5             | 5.0 | 5.5             | V    |  |
| Power Suppry Voltage  | V <sub>P</sub>  | V <sub>CC</sub> | _   | 8.0             | V    |  |
| Input Voltage         | VI              | GND             | _   | V <sub>CC</sub> | V    |  |
| Operating Temperature | T <sub>A</sub>  | -40             | _   | 85              | °C   |  |

#### HANDLING PRECAUTIONS

- This device should be transported and stored in anti-static containers.
- This is a static-sensitive device; take proper anti-ESD precautions. Ensure that personnel and equipment are properly grounded. Cover workbenches with grounded conductive mats.
- Always turn the power supply off before inserting or removing the device from its socket.
- Protect leads with a conductive sheet when handling or transporting PC boards with devices.

## **ELECTRICAL CHARACTERISTICS**

| Parameter                        |                        | Symbol           | Condition                                                            |                      | Value |                      | Unit            |
|----------------------------------|------------------------|------------------|----------------------------------------------------------------------|----------------------|-------|----------------------|-----------------|
| Parameter                        |                        | Symbol           | Condition                                                            | Min                  | Тур   | Max                  | Unit            |
| Power Supply Current             |                        | I <sub>CC</sub>  | Note 1                                                               | —                    | 18.0  | —                    | mA              |
| Operating Fraguenay              | f <sub>in</sub>        | f <sub>in</sub>  | Note 2                                                               | 10                   | _     | 2000                 | MHz             |
| Operating Frequency              | OSC <sub>IN</sub>      | fosc             | _                                                                    | _                    | 12    | 20                   | MHz             |
| Input Consitivity                | f <sub>in</sub>        | P <sub>fin</sub> | 50Ω                                                                  | -4                   | _     | 6                    | dBm             |
| input ochsilivity                | OSC <sub>IN</sub>      | V <sub>OSC</sub> | _                                                                    | 0.5                  | _     | —                    | V <sub>PP</sub> |
| High-level Input Voltage         | Except f <sub>in</sub> | V <sub>IH</sub>  | _                                                                    | V <sub>CC</sub> x0.7 | _     | —                    | V               |
| Low-level Input Voltage          | and OSC <sub>IN</sub>  | V <sub>IL</sub>  | _                                                                    | _                    | _     | V <sub>CC</sub> x0.3 | V               |
| High-level Input Current         | Data                   | IIH              | _                                                                    | _                    | 1.0   | —                    | μΑ              |
| Low-level Input Current          | Clock                  | IIL              | _                                                                    | _                    | -1.0  | —                    | μΑ              |
|                                  | OSC <sub>IN</sub>      | I <sub>OSC</sub> | _                                                                    | —                    | ±50   | —                    | μΑ              |
| input ourient                    | LE, FC                 | I <sub>LE</sub>  | _                                                                    | —                    | -60   | —                    | μΑ              |
| High-level Output Current        | Except D <sub>O</sub>  | V <sub>OH</sub>  | )/                                                                   | 4.4                  | _     | —                    | V               |
| Low-level Output Current         | and OSC <sub>OUT</sub> | V <sub>OL</sub>  | VCC=2V                                                               | —                    | _     | 0.4                  | V               |
| High Impedance<br>Cutoff Current | D <sub>O</sub> , ØP    | I <sub>OFF</sub> | V <sub>P</sub> =V <sub>CC</sub> to 8V<br>V <sub>OOP</sub> =GND to 8V | _                    | _     | 1.1                  | μΑ              |
|                                  | Except D <sub>O</sub>  | I <sub>OH</sub>  | _                                                                    | -1.0                 | _     | —                    | mA              |
|                                  | and OSCOUT             | I <sub>OL</sub>  | _                                                                    | 1.0                  | _     | _                    | mA              |
| Analog Switch On Resistance      |                        | R <sub>ON</sub>  | _                                                                    | _                    | 25    | _                    | Ω               |

**NOTE 1**:  $f_{in}$ =2.0GHz,  $f_{OSC}$ =12MHz X'tal V<sub>CC</sub>=5V. Inputs are grounded and outputs are open. **NOTE 2**: AC coupling. Minimum operating frequency is measured with a capacitor 1000<sub>P</sub>F.

# **TEST CIRCUIT (Prescaler Input Sensitivity)**







All Rights Reserved.

Circuit diagrams utilizing Fujitsu products are included as a means of illustrating typical semiconductor applications. Complete Information sufficient for construction purposes is not necessarily given.

The information contained in this document has been carefully checked and is believed to be reliable. However, Fujitsu assumes no responsibility for inaccuracies.

The Information contained in this document does not convey any license under the copyrights, patent rights or trademarks claimed and owned by Fujitsu.

Fujitsu reserves the right to change products or specifications without notice.

No part of this publication may be copied or reproduced in any form or by any means, or transferred to any third party without prior written consent of Fujitsu.

# FUJITSU LIMITED

For further information please contact:

#### Japan

FUJITSU LIMITED Electronic Devices International Operations Department KAWASAKI PLANT, 1015 Kamikodanaka, Nakahara–ku, Kawasaki–shi, Kanagawa 211, Japan Tel: (044) 754–3753 FAX: (044) 754–3332

#### North and South America

FUJITSU MICROELECTRONICS, INC. Semiconductor Division 3545 North First Street San Jose, CA 95134-1804, USA Tel: (408) 922–9000 FAX: (408) 432–9044/9045

#### Europe

FUJITSU MIKROELEKTRONIK GmbH Am Siebenstein 6-10, 63303 Dreieich-Buchschlag, Germany Tel: (06103) 690-0 FAX: (06103) 690-122

#### **Asia Pacific**

FUJITSU MICROELECTRONICS ASIA PTE LIMITED No.51 Bras Basah Road, Plaza By The Park, #06-04 to #06-07 Singapore 0718 Tel: 336-1600 FAX: 336-1609